$ cd ~ehazen/GetStatus $ ./getAllVersions.sh | ./parseVersions.pl Crate Bus Slot Xilinx LRB VME S/N FED ==================================== 4 caen:0 10 0x3018 0x010a 0x0104 2001 700 4 caen:0 20 0x3018 0x010a 0x0104 2002 701 0 caen:1 10 0x3018 0x010a 0x0104 2174 702 0 caen:1 20 0x3018 0x010a 0x0104 2176 703 .... remainder of list truncated ...Here is Dick Kellogg's list
S/N | Location | Notes |
---|---|---|
2001 | 904 | Tested in MWGR 15 |
2002 | 904 | |
2003 | 904 | |
2004 | 904 | |
2005 | BU - Test stand | |
2006 | Whitman | To be destructively tested for soldering temperature profiles |
2007 | BU | Ethernet resistor replaced - re-test |
2008 | BU | Ethernet resistor replaced - re-test |
2009 | BU | Tested. No errors |
2010 | BU |
S/N | Location | Notes![]() |
Date shipped | Status |
---|---|---|---|---|
2145 | 904 Spares | "Stops sending events down SLINK and goes to OFW at 80 kHz" . Tested OK by PDL 4/1/11 | 11/16 | OK |
2176 | FED_727 | 31 July 2011: Removed from FED 703 due to BcN mismatch problems. This occurred during ramping and is likely not an actual DCC issue: http://cmsonline.cern.ch/cms-elog/631675![]() 3 Aug 2011: Installed as FED 727 http://cmsonline.cern.ch/cms-elog/637389 ![]() |
3 Aug 2011 | OK |
2187 | BU | Board is warped. won't fit into crate. | Sick | |
2152 | 904 Hospital | CRC Errors in Event Builder but not LRB. All errors from single LRB chip. See details below | 6/11/2010 | Sick |
2181 | 904 Hospital | CRC erros and "miscellaneous errors" during intervention on a different DCC problem: http://cmsonline.cern.ch/cms-elog/637389![]() |
3 Aug 2011 | Sick |
2172 | 904 Hospital | CRC errros on LRB FPGA serving spigots 12,13,14. Elog: http://cmsonline.cern.ch/cms-elog/605813![]() Replaced LRB4 @ CERN shop. All FW in FLASH except VME FW corrupted. Now fails memory test on LRB2? Elog: http://cmsonline.cern.ch/cms-elog/689158 ![]() |
5 Oct 2011 | Sick |
2163 | BU | DDR memory chip replaced | 2 Aug 2011 | OK |
2154 | FED_704 | Installed on 12 Jul 2011 | 12 Jul 2011 | OK |
2139 | FED_716 | Installed on 3 Aug 2011 http://cmsonline.cern.ch/cms-elog/637389![]() |
3 Aug 2011 | OK |
2155 | FED_729 | Installed on 3 Aug 2011 http://cmsonline.cern.ch/cms-elog/637389![]() |
3 Aug 2011 | OK |
2198 | BU | Not ever tested? | ? | |
2130 | *904 Hospital | Orbit number mismatches as FED 731 01-jul-2009 (removed) | 5/26 | Sick |
2142 | FED_701 | Prior incident as different FED (3/24/10): Was removed when we had an issue where no HTRs were sending data. No other symptoms point to DCC failure | 6/11/10 | OK |
2158 | BU | Problem: DSP FW version 0x301c reports as version 0x0 on this board. Can program manually with DCC2Tool.exe w/o issues. CRC of DSP FW reported by DCC2Tool.exe is correct. |
6/1 (returned) | Sick |
2133 | 904 Hospital | Removed due to CRC errors during intervention on other DCC issues. Suspect spurious issue: http://cmsonline.cern.ch/cms-elog/637389![]() |
3 Aug 2011 | OK |
2160 | 904 Hospital | Removed from FED 700 due to UERR on spigot 13 - 10/29/09. | 6/1 | Sick |
2134 | BU | Returned to BU because of alleged mis-matches | 5/26 | Sick |
2193 | BU | Returned ~3/10/10 w/ spigot 3 problem (CASTOR) | 1/10 | Sick |
2136 | BU | Shipped back to BU 6/9/09 per dick | to CERN 5/26 | OK |
2129 | FED_730 | Tested. | 5/26 | OK |
2131 | FED_720 | Tested. | 5/26 | OK |
2132 | FED_718 | Tested. | 5/26 | OK |
2138 | FED_726 | Tested. | 5/26 | OK |
2141 | FED_723 | Tested. | 5/26 | OK |
2144 | FED_722 | Tested. | 5/26 | OK |
2148 | FED_721 | Tested. | 5/26 | OK |
2150 | FED_719 | Tested. | 7/1 | OK |
2151 | FED_712 | Tested. | 6/1 OK | |
2153 | FED_710 | Tested. | 6/1 | OK |
2156 | FED_714 | Tested. | 6/1 | OK |
2161 | FED_708 | Tested. | 6/1 | OK |
2162 | FED_716 | Tested. | 6/1 | OK |
2164 | FED_715 | Tested. | 6/9 | OK |
2165 | FED_711 | Tested. | 6/9 | OK |
2166 | FED_731 | Tested. | 6/9 | OK |
2168 | FED_707 | Tested. | 6/9 | OK |
2169 | FED_706 | Tested. | 6/9 | OK |
2171 | FED_717 | Tested. | 6/9 | OK |
2173 | FED_705 | Tested. | 6/9 | OK |
2174 | FED_702 | Tested. | 6/9 | OK |
2177 | FED_709 | Tested. | 7/1 | OK |
2179 | FNAL | Tested. | Ship to FNAL 2011-05-12 | OK |
2182 | *CERN | Tested. | 7/1 | OK |
2183 | BU | Tested. | Ship to MN 2011-05-12 | OK |
2190 | CERN | Tested. | 1/10 | OK |
2191 | CERN | Tested. | 1/10 | OK |
2192 | CERN | Tested. | 1/10 | OK |
2194 | BU | Tested. | 3/11/11 -- problems with spigots 3-5 (Eric/Dick) | Sick |
2197 | BU | Tested. | OK | |
2159 | FED_713 | Tested. 8/18/11 fail LRB4 test, however, this LRB is not in use (no spigots attached to HTRs) | 6/1 | LRB4 sick |
2185 | CERN | Tested. Shipped to CERN | 8/18/11 | OK |
2149 | BU | Tested. U0 soldering problem(most likely because U10 looks OK) Multiple lines to U10 without connection | Sick | |
2175 | CERN | Tested. Broken LED-->VME. Declared good, shipped to CERN | 8/18/11 | OK |
2184 | BU | Tested. CRC error, SLINK error. "event size of 4800 words is unreasonable" | Sick | |
2170 | BU | Tested. CRC errors. Spigot zero bad? | Sick | |
2143 | CERN | Tested. Ethernet error(RJ 45). Was not fixed. Returned to BU 6/9/09. Tested/shipped back to CERN | 8/18/11 | OK |
2188 | BU | Tested. Ethernet RJ45 error. | Sick | |
2135 | FED_724 | Tested. HTR13 LED broken. Now fixed. | 5/26 | OK |
2137 | FED_725 | Tested. Initially 2 errors. 2nd time tested-no errors. Probably a wiring issue. | 5/26 | OK |
2140 | FED_728 | Tested. Initially 2 errors. 2nd time tested-no errors. Probably a wiring issue. | 5/26 | OK |
2178 | FED_700 | Tested. Installed to replace 2160 - 10/29/09 | 7/1 | OK |
2146 | BU | Tested. Pin9 of HTR14 RJ45 to U14 line open. Could be a PCB problem. | Sick | |
2186 | CERN | Tested. Shipped to CERN | 8/18/11 | OK |
2189 | CERN | Tested. Shipped to CERN | 8/18/11 | OK |
2195 | CERN | Tested. Shipped to CERN | 8/18/11 | OK |
2196 | CERN | Tested. Shipped to CERN | 8/18/11 | OK |
2167 | BU | Tested. Spigot CRC error/SLINK error | Sick | |
2180 | BU | Tested. TTS link error. SLINK error. | Sick | |
2147 | BU | Tested. Two broken LEDs, Ethernet error(RJ 45), and CRC error. R25 cold solder,D25 is also missing. Errors fixed as of 6/3 | OK | |
2157 | *CERN | Tested. Warped board | 6/1 | OK/warped |
Installed HCAL DAQ version 10.4.6 (unrelated, needed for different test) Altered FedkitTest_LTClistenToTTS_from_slot20 to take SLINK data from slot 20. Blasted high rate events at DCC. Due to SLINK readout (with only CRC error checking), effective rate was limited to 34 kHz since this DCC was providing TTS signal. Readout 10E6 events at this rate with no SLINK errors. Good enough for me.-- PhilLawson - 24 Jan 2012